d'aps : \* for loop ushile loop \* Repeat - using parameters (make your code rewalte for different sizes of the inputs - assigning a name for d begin - end block - disable - forever (visus always)

module Majority\_4b ( output 19 
$$\frac{1}{9}$$
  $\frac{1}{9}$   $\frac{1$ 

endmodule

8 = 1000 Majority \* ( parameter size = 8 , module MSB = 3 / parameter parameter majority = 5 Data, 3 bits (input [(aize-i):0] 100 :0] HSD integer 12 bits always @ (Data) begin for (R=0); R < size; R=R+1) begin if ( Data [R] == 1) count = count +1; eight ones y = (count >= majority); controlling the index of the bit end in the word. end module

```
Count ones * ( parameter word size = 8 /
module
                         parameter count_oize = 4)
                                                                       half_odder
                    (input [(word_pize-1):0] word_in
                      output [ (count_size-1) = 0] count_out);
                               temp reg
      L (word_ aze -1) :6]
                                count
       [ (counter pize -1) : 0]
                                                          assign count_out = count ;
     always @ (word_in)
                                                          end module
           begin : ones-count
                                                                              count = 1
                                       of (temp_rep [0]
            temp_reg = word_in /
                                       count = count +1;
                white (temp_reg)
                                                             0000
                     count = count + temp_reg [0];
                                                                        0 1 18
                                                              0000
                                                                        00111
                               temp-198 >> 1;
                                                                         0 001
            end
                     end
```

Different approach for the court is module using repeat ".  $\nu = 0$  9 temp\_reg = word\_in ; repeat ( word\_rize) count = count + temp\_reg [i] i = i+1;

Ralf\_cycle = parameter stop\_time = 350; parameter initi-0 begin : clock\_loop clock = ~ dock ; \* Raff-gicle \* stop\_time disable clode loop ;

foreser always (& initial)

Computational activity within sequential flow

concurrent

a can be nested

cannot be nested

Becomes octive

pullowing a

specific sequence

Becomes active when the simulation starts

```
[3:0] inder value,
module find_finst_one output reg
input
                                         [15:0] Award /
trigger );
 always @ (posedge trigger)
       begin = search - for - 1
             for ( index_value = 0 ) index_value < 15; index_value = index_value + 1
                      if (A_word [index_value] = = 1)

disable search_for_1;
        end
endmodule
```